# RISC vs. CISC Machines

| Feature             | RISC              | CISC             |
|---------------------|-------------------|------------------|
| Registers           | <b></b>           | 6, 8, 16         |
| Register Classes    | One               | Some             |
| Arithmetic Operands | Registers         | Memory+Registers |
| Instructions        | 3-addr            | 2-addr           |
| Addressing Modes    | r<br>M[r+c] (l,s) | several          |
| Instruction Length  | 32 bits           | Variable         |
| Side-effects        | None              | Some             |
| Instruction-Cost    | "Uniform"         | Varied           |

# Main Types of Instructions

- Arithmetic
  - Integer
  - Floating Point
- Memory access instructions
  - Load & Store
- Control flow
  - Jump
  - Conditional Branch
  - Call & Return

### MIPS arithmetic

- Most instructions have 3 operands
- Operand order is fixed (destination first)

#### Example:

C code: A = B + C

MIPS code: add \$s0, \$s1, \$s2

(\$s0, \$s1 and \$s2 are associated with variables by compiler)

### MIPS arithmetic

```
C code: A = B + C + D;E = F - A;
```

```
MIPS code: add $t0, $s1, $s2 add $s0, $t0, $s3 sub $s4, $s5, $s0
```

- Operands must be registers, only 32 registers provided
- Design Principle: smaller is faster. Why?

### Instructions: load and store

#### Example:

```
C code: A[8] = h + A[8];
```

```
MIPS code: lw $t0, 32($s3)
add $t0, $s2, $t0
sw $t0, 32($s3)
```

- Store word operation has no destination (reg) operand
- Remember arithmetic operands are registers, not memory!

# Our First C code translated

Can we figure out the code?

```
swap(int v[], int k);
  int temp;
   temp = v[k]
   v[k] = v[k+1];
   v[k+1] = temp;
```



#### Explanation:

```
index k: $5
base address of v: $4
address of v[k] is $4 + 4.$5
```

```
swap:
   muli
   add
   lw
   SW
   jr
```

# Machine Language: R-type instr

- Instructions, like registers and words of data, are also 32 bits long
  - ◆ Example: add \$t0, \$s1, \$s2
  - ◆ Registers have numbers: \$t0=9, \$s1=17, \$s2=18
- Instruction Format:

| op     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 000000 | 10001  | 10010  | 01000  | 00000  | 100000 |
|        |        |        |        |        |        |
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

Can you guess what the field names stand for?

# Machine Language: I-type instr

- Consider the load-word and store-word instructions,
  - What would the regularity principle have us do?
  - New principle: Good design demands a compromise
- Introduce a new type of instruction format
  - I-type for data transfer instructions
  - other format was R-type for register
- Example: lw \$t0, 32(\$s2)



### Control

- Decision making instructions
  - alter the control flow,
  - i.e., change the "next" instruction to be executed
- MIPS conditional branch instructions:

```
bne $t0, $t1, Label
beq $t0, $t1, Label
```

Example: if (i==j) h = i + j;

```
bne $s0, $s1, Label add $s3, $s0, $s1
Label:
```

### Control

MIPS unconditional branch instructions:

```
j label
```

Example:

Can you build a simple for loop?

# So far (including J-type instr):

#### Instruction

#### **Meaning**

```
add $$1,$$2,$$3 $$1 = $$2 + $$3

sub $$1,$$2,$$3 $$1 = $$2 - $$3

lw $$1,100($$2) $$1 = Memory[$$2+100]

sw $$1,100($$2) Memory[$$2+100] = $$1

bne $$4,$$5,L Next instr. is at Label if $$4 ° $$5

beq $$4,$$5,L Next instr. is at Label if $$4 = $$5

i Label Next instr. is at Label
```

#### Formats:

| R | op | rs                | rt | rd             | shamt | funct |
|---|----|-------------------|----|----------------|-------|-------|
| I | op | rs                | rt | 16 bit address |       |       |
| J | op | op 26 bit address |    |                |       |       |

# Instructions: Jump

| Instruction | Meaning                                                                                            |
|-------------|----------------------------------------------------------------------------------------------------|
| jal my_proc | jump and link<br>start procedure my_proc<br>\$ra holds address of instruction<br>following the jal |
| jr \$ra     | jump register<br>return from procedure call puts<br>\$ra value back into the PC                    |

#### Modern Architectures

- Parameters
  - first k parameters are passed in registers, others on the stack
- Return address
  - normally saved in a register on a call (jal)
  - a non-leaf procedure saves this value on the stack
- Function result
  - normally saved in a register on a return
- No stack support in the hardware

# Stack Operations in RISC

PUSH

```
sub $sp, 4
sw $ra, ($sp)
```

POP

```
lw $ra, ($sp)
add $sp, 4
```

### **Control Flow**

- We have: beq, bne, what about Branch-if-less-than?
- New instruction:

```
slt $t0, $s1, $s2
```

```
meaning:
    if $s1 < $s2 then
        $t0 = 1
    else
        $t0 = 0</pre>
```

- Can use this instruction to build "blt \$s1, \$s2, Label"
   can now build general control structures
- Note that the assembler needs a register to do this,
  - use conventions for registers

# **Used MIPS compiler conventions**

| Name      | Register number | Usage                                        |  |
|-----------|-----------------|----------------------------------------------|--|
| \$zero    | 0               | the constant value 0                         |  |
| \$v0-\$v1 | 2-3             | values for results and expression evaluation |  |
| \$a0-\$a3 | 4-7             | arguments                                    |  |
| \$t0-\$t7 | 8-15            | temporaries                                  |  |
| \$s0-\$s7 | 16-23           | saved (by callee)                            |  |
| \$t8-\$t9 | 24-25           | more temporaries                             |  |
| \$gp      | 28              | global pointer                               |  |
| \$sp      | 29              | stack pointer                                |  |
| \$fp      | 30              | frame pointer                                |  |
| \$ra      | 31              | return address                               |  |

## **Small Constants: immediates**

Small constants are used quite frequently (50% of operands)

```
e.g., A = A + 5;

B = B + 1;

C = C - 18;
```

MIPS Instructions:

```
addi $29, $29, 4
slti $8, $18, 10
andi $29, $29, 6
ori $29, $29, 4
```

# How about larger constants?

- We'd like to be able to load a 32 bit constant into a register
- Must use two instructions; new "load upper immediate" instruction

```
lui $t0, 10101010101010 filled with zeros
```

• Then must get the lower order bits right, i.e., ori \$t0, \$t0, 1010101010101010

 10101010101010
 00000000000000

 000000000000000
 1010101010101010

ori

| 10101010101010   101010101010 |
|-------------------------------|
|-------------------------------|

# Assembly Language vs. Machine Language

- Assembly provides convenient symbolic representation
  - much easier than writing down numbers
  - e.g., destination first
- Machine language is the underlying reality
  - e.g., destination is no longer first
- Assembly can provide 'pseudoinstructions'
  - ◆ e.g., "move \$t0, \$t1" exists only in Assembly
  - ◆ would be implemented using "add \$t0,\$t1,\$zero"
- When considering performance you should count real instructions

#### Instructions: Load and Store

- load from memory to register
- store from register to memory
- load immediate

| Instruction  | Meaning               |
|--------------|-----------------------|
| li \$v0, 4   | \$v0 <b>←</b> 4       |
| la \$a0, msg | \$a0 ← address of msg |
| lw \$t0, x   | \$t0 ← x              |
| sw \$t0, y   | y <b>←</b> \$t0       |

#### Remarks

- la vs. li
  - Since a label represents a fixed memory address after assembly, la is actually a special case of load immediate.
- Iw vs. la
  - x is at address 10 and contains 2

```
la $a0, x $a0 \leftarrow 10
lw $a0, x $a0 \leftarrow 2
```

Iw \$t0 8(\$sp)

# Addresses in Branches and Jumps

#### Instructions:

```
bne $t4,$t5,Label
beq $t4,$t5,Label
j Label
```

Next instruction is at Label if \$t4 ≠ \$t5 Next instruction is at Label if \$t4 = \$t5 Next instruction is at Label

#### Formats:

| I | op | rs | rt   | 16 bit address |
|---|----|----|------|----------------|
| J | op |    | 26 b | it address     |

- Addresses are not 32 bits
  - How do we handle this with load and store instructions?

### Addresses in Branches

Instructions:

bne \$t4,\$t5,Label beq \$t4,\$t5,Label Next instruction is at Label if  $$t4 \neq $t5$ Next instruction is at Label if \$t4 = \$t5

Formats: use I-type

op rs rt 16 bit address

- Could specify a register (like lw and sw) and add it to address
  - use Instruction Address Register (PC = program counter)
  - most branches are local (principle of locality)

Jump instructions just use high order bits of PC

address boundaries of 256 MB

# To summarize:

| MIPS operands            |                               |                                                                             |  |  |
|--------------------------|-------------------------------|-----------------------------------------------------------------------------|--|--|
| Name                     | Example                       | Comments                                                                    |  |  |
|                          | \$s0-\$s7, \$t0-\$t9, \$zero, | Fast locations for data. In MIPS, data must be in registers to perform      |  |  |
| 32 registers             | \$a0-\$a3, \$v0-\$v1, \$gp,   | arithmetic. MIPS register \$zero alw ays equals 0. Register \$at is         |  |  |
|                          | \$fp, \$sp, \$ra, \$at        | reserved for the assembler to handle large constants.                       |  |  |
| Memory[0],               |                               | Accessed only by data transfer instructions. MIPS uses byte addresses, so   |  |  |
| 2 <sup>30</sup> memory   | Memory[4],,                   | sequential words differ by 4. Memory holds data structures, such as arrays, |  |  |
| words Memory[4294967292] |                               | and spilled registers, such as those saved on procedure calls.              |  |  |

# To summarize:

MIPS assembly language

|               | WIF 3 assembly language |                      |                                                  |                                   |  |  |  |
|---------------|-------------------------|----------------------|--------------------------------------------------|-----------------------------------|--|--|--|
| Category      | Instruction             | Example              | Meaning                                          | Comments                          |  |  |  |
|               | add                     | add \$s1, \$s2, \$s3 | \$s1 = \$s2 + \$s3                               | Three operands; data in registers |  |  |  |
| Arithmetic    | subtract                | sub \$s1, \$s2, \$s3 | \$s1 = \$s2 - \$s3                               | Three operands; data in registers |  |  |  |
|               | add immediate           | addi \$s1, \$s2, 100 | \$s1 = \$s2 + 100                                | Used to add constants             |  |  |  |
|               | load word               | lw \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100]                        | Word from memory to register      |  |  |  |
|               | store word              | sw \$s1, 100(\$s2)   | Memory[\$s2 + 100] = \$s1                        | Word from register to memory      |  |  |  |
| Data transfer | load byte               | lb \$s1, 100(\$s2)   | \$s1 = Memory[\$s2 + 100]                        | Byte from memory to register      |  |  |  |
|               | store byte              | sb \$s1, 100(\$s2)   | Memory[\$s2 + 100] = \$s1                        | Byte from register to memory      |  |  |  |
|               | load upper immediate    | lui \$s1, 100        | \$s1 = 100 * 2 <sup>16</sup>                     | Loads constant in upper 16 bits   |  |  |  |
|               | branch on equal         | beq \$s1, \$s2, 25   | if (\$s1 == \$s2) go to<br>PC + 4 + 100          | Equal test; PC-relative branch    |  |  |  |
| Conditional   | branch on not equal     | bne \$s1, \$s2, 25   | if (\$s1 != \$s2) go to<br>PC + 4 + 100          | Not equal test; PC-relative       |  |  |  |
| branch        | set on less than        | slt \$s1, \$s2, \$s3 | if (\$s2 < \$s3) $$s1 = 1$ ;<br>else $$s1 = 0$   | Compare less than; for beq, bne   |  |  |  |
|               | set less than immediate | slti \$s1, \$s2, 100 | if ( $$s2 < 100$ ) $$s1 = 1$ ;<br>else $$s1 = 0$ | Compare less than constant        |  |  |  |
|               | jump                    | j 2500               | go to 10000                                      | Jump to target address            |  |  |  |
| Uncondi-      | jump register           | jr \$ra              | go to \$ra                                       | For switch, procedure return      |  |  |  |
| tional jump   | jump and link           | jal 2500             | \$ra = PC + 4; go to 10000                       | For procedure call                |  |  |  |

# System Calls

| Service       | Code | Arguments                                | Result            |
|---------------|------|------------------------------------------|-------------------|
| print integer | 1    | \$a0=integer                             | Console print     |
| print string  | 4    | \$a0=string address                      | Console print     |
| read integer  | 5    |                                          | \$a0=result       |
| read string   | 8    | \$a0=string address<br>\$a1=length limit | Console read      |
| exit          | 10   |                                          | end of<br>program |

#### Hello World

```
# text segment
       .text
       .global __start
                    # execution starts here
  start:
       la $a0,str # put string address into a0
       li $v0,4
                    #
       syscall
                    # print
       li v0, 10
                   #
                   # au revoir...
       syscall
       .data
                   # data segment
       .asciiz "hello world\n"
str:
```

### Riddle

```
.data
      .asciiz "\n"
endl:
       .text
print_int:
       li $v0, 1
       syscall
       jr $ra
endline:
       la $a0, endl
       li $v0, 4
       syscall
       jr $ra
  start:
        li $a0, 42
        jal print_int
        jal endline
        li $a0, 2006
        jal print_int
        jal endline
```